# CS & IT

## ENGINEERING

Computer Organization
Architecture

**Cache Organization** 



**DPP 02 Discussion Notes** 

- Consider a 512KB direct mapped cache with block size of (32) bytes. The #Q. main memory address is of 34-bits. The size of index and tag in bits are?

- 15, 14
- 19, 14

- 14, 15
  - 14, 19

no. of blocks in cache = 
$$\frac{512kB}{32B} = \frac{219}{25} = \frac{14}{25}$$



#Q. Consider a direct mapped cache of size 256MB. Cache controller maintains 8-bits tag for each block in cache. The maximum size of main memory (byte addressable) supported in the system is \_\_\_\_GB?







#Q. The size of memory required at cache controller to store metadata is 2KBytes. The metadata includes tag bits, 1 modified bit and 1 valid bit. The cache contains 1K blocks of 16 bytes each and organized as direct mapped. The size of main memory is \_\_\_ Mbytes?





#Q. Consider a direct mapped cache of size 256KB. The CPU generates x- bit addresses. The number of tag bits in main memory address are 14 bits then value of x is \_\_\_\_\_\_?



#### [MCQ]



- #Q. Assume a computer has 32-bit addresses. Each block stores 64 bytes. A direct-mapped cache has 512 blocks. Match the block (line) of the cache (in decimal) we look for each of the given hexadecimal addresses in the table?
- A 1A2BC012: 256, FFFF00FF: 3, 12345678: 345, C109D532: 340
- B 1A2BC012: 512, FFFF00FF: 7, 12345678: 243, C109D532: 320
- C 1A2BC012: 128, FFFF00FF: 5, 12345678: 345, C109D532: 420
- D 1A2BC012: 255, FFFF00FF: 1, 12345678: 247, C109D532: 240



3) 
$$(1234)5678)_{16}$$
  $(101011001)_2 = (345)_{10}$ 

$$(101010100)_{2} = (340)_{10}$$





Consider a cache with 213 blocks of size (32) Bytes each. The CPU generates #Q. addresses of 32-bits. The cache controller stores 1 valid bit, 1 modified bit and tag-bits for each metadata entry. The cache controller has a maximum memory of 18Kbytes to store the metadata. The cache is organized as k-way set associative. Maximum value of k to utilize the cache controller memory in optimized manner is ?

Tag directory Size = 
$$18 \times B = 2^{13} \times (Tag + 2)$$
 bits
$$18 \times 8 \text{ bits} = 2^{13} \times (Tag + 2) \text{ bits}$$

$$Tag = 16 \text{ bits}$$

mm add.

no of sets = 
$$2^{11} = \frac{\text{no of blocks in cm}}{k}$$

$$2^{11} = \frac{2^{13}}{k}$$

$$k = \frac{2^{13}}{2^{11}} = 2^2 = \frac{4}{2}$$

#### Ans = 97.8 %



#Q. Consider a direct mapped write back data cache of size 2KB with the block size of 128 bytes. The cache is considered to be empty initially. The byte addressable main memory has size 1Mbytes. Further consider that there is an array A[35][20] with each element occupies 4 bytes. The base address of array is (1A300)<sub>16</sub>. The array is accessed 3 times. And between the accesses, there is no any data cache changes happen. Hit ratio (correct upto 1 decimal place) of cache for this array access is \_\_\_%?

no of blocks in cache = 
$$\frac{2kB}{128B} = \frac{2^{11}}{2^{7}} = 2^{4} = 16$$

overlapping blocks = 22-16 = 6

and access 
$$6*2=12$$

2nd access) 
$$6*2=12$$
3rd 116

Hit ratio = 
$$\frac{2054}{2100}$$
 = 0.978 = 97.8%



### THANK - YOU